Resource Utilization and Performance

Note: The resources and performance values provided are based on some of the supported FPGAs. These values are just guidance and may change depending on the device resource utilization, design congestion, and user design.
Table 2. Titanium Resource Utilization and Performance
FPGA Logic and Adders Flip-flops Memory Blocks DSP48 Blocks fMAX (MHz)1 Efinity® Version2
clk axi_clk clk_byte_HS clk_pixel
Ti60 F225 C4 3,678 1,503 11 0 415 453 359 377 2021.2
1 Using default parameter settings.
2 Using Verilog HDL.