Resource Utilization and Performance
Note: The resources and performance values provided are based on some
of the supported FPGAs. These values are just guidance and may change depending on the
device resource utilization, design congestion, and user design.
| FPGA | Data Lane | Logic and Adders | Flip-flops | Memory Blocks | DSP48 Blocks | fMAX (MHz)1 | Efinity® Version2 | |
|---|---|---|---|---|---|---|---|---|
| clk | clk_byte_HS | |||||||
| Ti60 F225 C4 | Unidirectional | 897 | 302 | 0 | 0 | 330 | 456 | 2021.2 |
| Bidirectional | 1,162 | 384 | 0 | 0 | 400 | 434 | 2021.2 | |
1 Using
default parameter settings.
2 Using
Verilog HDL.