Resource Utilization and Performance

Note: The resources and performance values provided are based on some of the supported FPGAs. These values are just guidance and may change depending on the device resource utilization, design congestion, and user design.
Table 2. Titanium Resource Utilization and Performance
FPGA Configuration Logic and Adders Flip-flops Memory Blocks DSP Blocks fMAX (MHz) Efinity® Version
Ti60 F225 C4 1-to-8 with 32-bit data width 470 214 0 0 360 2022.1
2-to-1 with 128-bit data width 910 720 0 0 315
1 Using Verilog HDL.