Tz170 Pin States

HVIO pins have an internal pullup/down (see Figure 1); HSIO configured as GPIO have an internal pull up/down (see Figure 1). The following table shows the pin state during reset, configuration, and when unused in user mode.

Note: For the DDR pin states, refer to the Topaz DDR DRAM Block User Guide.
Table 1. I/O Pin States
Pin Type During Reset
(CRESET_N Low)
During Configuration
(CRESET_N High, CDONE Low)
When Unused in User Mode (Default)
User Pins
HSIO Input tri-state with weak pull up. Input tri-state with weak pull up. Input tri-state with weak pull up.1
HVIO Input tri-state with weak pull up. Input tri-state with weak pull up. Input tri-state with weak pull up.1
Dual-Purpose Configuration Pins
CSO 0 02 Input tri-state with weak pull up.
NSTATUS 0 13 Input tri-state with weak pull up.
CCK Input tri-state with weak pull up. SPI active output clock. SPI passive input with weak pull up. Input tri-state with weak pull up.
CDI0 Input tri-state with weak pull up. SPI active output. SPI passive input with weak pull up. Input tri-state with weak pull up.

As shown in Tz170 Power-Up Sequence, CRESET_N must be kept low during power up.

Note: Refer to the following tables for details:

The following table shows the states for the MIPI D-PHY pins.

Table 2. MIPI D-PHY Pin States
Pin Type During Reset
(CRESET_N Low)
During Configuration
(CRESET_N High, CDONE Low)
When Unused in User Mode (Default)
MIPI 2.5G D-PHY TX Input tri-state, no pull up or pull down. Input tri-state, no pull up or pull down. Input tri-state, no pull up or pull down.
MIPI 2.5G D-PHY RX Input. Input. Input.
1 You can change the default mode to weak pull-down in the Interface Designer.
2 CSO is driven to 1 when the bitstream is done transmitting.
3 NSTATUS set to 1 if valid bit stream detected. Remains at 0 if bit stream is authenticated or encrypted.