Resource Utilization and Performance

Note: The resources and performance values provided are based on some of the supported FPGAs. These values are just guidance and may change depending on the device resource utilization, design congestion, and user design.
Table 2. Titanium Resource Utilization and Performance
FPGA Mode Logic and Adders Flip-flops Memory Blocks DSP48 Blocks fMAX (MHz)1 Efinity® Version2
Ti60 F225 C4 Continuous 610 512 0 0 429 2021.2
Single 189 126 0 0 350
Table 3. Trion Resource Utilization and Performance
FPGA Mode Logic Utilizations (LUTs) Registers Memory Blocks Multipliers fMAX (MHz)1 Efinity® Version2
T20 BGA256 C4 Continuous 560 730 0 0 156 2021.1
Single 192 126 0 0 112
1 Using default parameter settings.
2 Using Verilog HDL.