## EFINIX

# Integer Square Root Core User Guide 

## UG-CORE-SQRT-v3.3

February 2023
www.efinixinc.com


## Contents

Introduction ..... 3
Features ..... 3
Resource Utilization and Performance ..... 4
Functional Description ..... 5
Ports. ..... 5
Continuous Mode ..... 6
Single Mode ..... 6
IP Manager ..... 7
Customizing the Integer Square Root. ..... 8
Integer Square Root Example Design ..... 9
Integer Square Root Testbench ..... 9
Revision History ..... 11

## Introduction

The Integer Square Root core calculates the integer square root of an input value.
Use the IP Manager to select IP, customize it, and generate files. The Integer Square Root core has an interactive wizard to help you set parameters. The wizard also has options to create a testbench and/or example design targeting an Efinix ${ }^{\otimes}$ development board.

## Features

- Integer square root function
- Returns an integer result and any remainder
- Parameterized input, result, and remainder widths
- User-defined delay for output result
- User-selectable modes:
- Continuous-Pipelined for high speed; supports multiple calculations and uses more resources
- Single-Uses fewer resources; you can specify the number of calculation units
- Verilog RTL and simulation testbench
- Includes example designs targeting the Trion ${ }^{\circledR}$ T20 BGA256 Development Board and Titanium Ti60 F225 Development Board
FPGA Support
The Integer Square Root core supports all Trion ${ }^{\circledR}$ and Titanium FPGAs.


## Resource Utilization and Performance



Note: The resources and performance values provided are just guidance and change depending on the device resource utilization, design congestion, and user design.

Titanium Resource Utilization and Performance

| FPGA | Mode | Logic and <br> Adders | Flip-flops | Memory <br> Blocks | DSP48 <br> Blocks | $\mathbf{f}_{\text {MAX }}$ <br> $(\mathbf{M H z})^{(1)}$ | Efinity <br> Version $^{(2)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ti60 F225 C4 | Continuous | 610 | 512 | 0 | 0 | 429 | 2021.2 |
|  | Single | 189 | 126 | 0 | 0 | 350 |  |

Trion Resource Utilization and Performance

| FPGA | Mode | Logic <br> Utilizations <br> $($ CUTs $)$ | Registers | Memory <br> Blocks | Multipliers | $\mathbf{f}_{\text {MAX }}$ <br> $\left(\mathbf{M H z}^{(1)}\right.$ | Efinity ${ }^{\left({ }^{(1)}\right.}$ <br> Version $^{(2)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T20 BGA256 C4 | Continuous | 560 | 730 | 0 | 0 | 156 | 2021.1 |
|  | Single | 192 | 126 | 0 | 0 | 112 |  |

[^0]
## Functional Description

The relationship between the integer $I$, square root result $Q$, and remainder $R$ is given by these equations:

- $\mathrm{I}=\mathrm{Q}^{2}+\mathrm{R}$, where $\mathrm{I}, \mathrm{Q}$, and R are integers $\geq 0$
- Q is the largest possible value

Figure 1: Integer Square RootSystem Block Diagram


## Ports

Table 1: Integer Square Root Core Ports

| Port | Direction | Description |
| :--- | :---: | :--- |
| reset_n | Input | Asynchronous system reset <br> 1: Core is active <br> 0: Reset |
| sysclk | Input | System clock input |
| din [Data Width-1:0] | Input | Input integer number |
| calcen | Input | 1: Start calculation <br> 0: Stop calculation |
| clken | Input | 1: Enable clock to latch registers <br> 0: Disable clock to latch |
| vout [(Data Width/2)-1:0] | Output | Square root result |
| rout [Data Width/2:0] | Output | Remainder |
| calcend | Output | 1: Calculation completed <br> 0: Calculation in progress or no calculation |
| sqrtidle |  | 0: Core is idle busy |

## Continuous Mode

The following figure shows the iterative functions the Integer Square Root core performs.
Figure 2: Integer Square Root Iterative Blocks (Continuous Mode)


The SQRT Unit block performs this calculation:

```
When (RemainderIn * 4 + DataIn) > (ValueIn * 4),
    RemainderOut = (RemainderIn * 4 + DataIn) - (ValueIn * 4)
    ValueOut = ValueIn * 4 + 1
Else
    RemainderOut = RemainderIn * 4 + DataIn
    ValueOut = ValueIn * 4
```

The Data Register block determines whether the register is needed on the output for pipelining. The maximum number of pipelines cannot exceed the width of output data (i.e., the input value's width divided by 2 ). Pipeline registers are evenly distributed in the iterative chain.

## Single Mode

In single mode, the core simplifies the data registers using a multiplexer.
Figure 3: Integer Square Root Iterative Blocks (Single Mode)


The SQRT Unit block performs the same operation as in continuous mode.
You can set the number of calculation units using the ALUNUMBER_C parameter. When you use more calculation units, fewer bits are input to each SQRT Unit block. The Integer Square Root core can run at higher frequencies, but it uses more resources as you increase the number of calculation units.

## IP Manager

The Efinity ${ }^{\circledR}$ IP Manager is an interactive wizard that helps you customize and generate Efinix ${ }^{\circledR}$ IP cores. The IP Manager performs validation checks on the parameters you set to ensure that your selections are valid. When you generate the IP core, you can optionally generate an example design targeting an Efinix development board and/or a testbench. This wizard is helpful in situations in which you use several IP cores, multiple instances of an IP core with different parameters, or the same IP core for different projects.

Note: Not all Efinix IP cores include an example design or a testbench.

## Generating a Core with the IP Manager

The following steps explain how to customize an IP core with the IP Configuration wizard.

1. Open the IP Catalog.
2. Choose an IP core and click Next. The IP Configuration wizard opens.
3. Enter the module name in the Module Name box.
(i) Note: You cannot generate the core without a module name.
4. Customize the IP core using the options shown in the wizard. For detailed information on the options, refer to the IP core's user guide or on-line help.
5. (Optional) In the Deliverables tab, specify whether to generate an IP core example design targeting an Efinix ${ }^{\circledR}$ development board and/or testbench. For SoCs, you can also optionally generate embedded software example code. These options are turned on by default.
6. (Optional) In the Summary tab, review your selections.
7. Click Generate to generate the IP core and other selected deliverables.
8. In the Review configuration generation dialog box, click Generate. The Console in the Summary tab shows the generation status.


Note: You can disable the Review configuration generation dialog box by turning off the Show Confirmation Box option in the wizard.
9. When generation finishes, the wizard displays the Generation Success dialog box. Click OK to close the wizard.

The wizard adds the IP to your project and displays it under IP in the Project pane.

## Generated Files

The IP Manager generates these files and directories:

- <module name>_define.vh-Contains the customized parameters.
- <module name>_tmpl.v-Verilog HDL instantiation template.
- <module name>_tmpl.vhd-VHDL instantiation template.
- <module name>.v-IP source code.
- settings.json-Configuration file.
- <kit name>_devkit-Has generated RTL, example design, and Efinity ${ }^{\circledR}$ project targeting a specific development board.
- Testbench-Contains generated RTL and testbench files.

Note: Refer to the IP Manager chapter of the Efinity ${ }^{\circledR}$ Software User Guide for more information about the Efinity ${ }^{\circledR}$ IP Manager.

## Customizing the Integer Square Root

The core has parameters so you can customize its function. You set the parameters in the General tab of the core's IP Configuration window.

Table 2: UART Core Parameters

| Parameter | Options | Description |
| :--- | :---: | :--- |
| Operation Mode | CONTIN, SINGLE | Indicates the operation mode: <br> CONTIN: Pipelined for high speed; supports multiple calculations and <br> uses more resources. <br> SINGLE: Uses fewer resources; you can specify the number of <br> calculation modules. (Default) |
| Pipelines | $2-127$ | Number of pipelines. <br> Default: 17 |
| Data Width | $4-256$ | Input number width. Data Width must be the multiple of 2. When <br> Operation Mode is SINGLE, Data Width must be greater than <br> Calculation Units x 2. <br> Default: 40 |
| Calculation Units | $1-15$ | Number of calculation units (for SINGLE mode only). <br> Default: 2 |

## Integer Square Root Example Design

You can choose to generate the example design when generating the core in the IP Manager Configuration window. Compile the example design project and download the .hex or .bit file to your board.

Important: Efinix tested the example design generated with the default parameter options only.
The example design targets the Prion ${ }^{\circledR}$ T20 BGA256 Development Board and Titanium Ti60 F225 Development Board by implementing a Integer Square Root module in the FPGA.

Table 3: Titanium Example Design Implementation

| FPGA | Mode | Logic and <br> Adders | Flip-flops | Memory <br> Blocks | DSP48 <br> Blocks | $\mathbf{f}_{\text {MAX }}$ <br> $\left(\mathbf{M H z}^{(3)}\right.$ | Efinity <br> Version |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (4) |  |  |  |  |  |  |  |

Table 4: Prion ${ }^{\circledR}$ Example Design Implementation

| FPGA | Mode | Logic <br> Utilization <br> (LOTs) | Registers | Memory <br> Blocks | Multipliers | $\mathbf{f}_{\text {MAX }}$ <br> $(\mathbf{M H z})^{(3)}$ | Efinity <br> Version $^{(4)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T20 BGA256 C4 | Continuous | 560 | 730 | 0 | 0 | 156 | 2021.1 |
|  | Single | 192 | 126 | 0 | 0 | 112 |  |

## Integer Square Root Testbench

You can choose to generate the testbench when generating the core in the IP Manager Configuration window.

Note: You must include all .v files generated in the /testbench directory in your simulation.
Efinix provides a simulation script for you to run the testbench quickly using the Modelsim software. To run the Modelsim testbench script, run vsim -do modelsim.do in a terminal application. You must have Modelsim installed in your computer to use this script.
The testbench provides a number of test cases:

- Check the values of the result and remainder for following conditions in continuous mode (sqrt_tb_pl.v):
- DataIn $=0$
- DataIn $=1$
- DataIn $=169$
- DataIn $=255$
- DataIn $=257$

[^1]
## - DataIn $=2^{32}-1$

- Repeat the test with different pipeline stage parameters
- Repeat the test in simple mode (sqrt_tb.v)


## Revision History

Table 5: Revision History

| Date | Version | Description |
| :--- | :---: | :--- |
| February 2023 | 3.3 | Added note about the resource and performance values in the <br> resource and utilization table are for guidance only. |
| January 2022 | 3.2 | Updated resource utilization table. (DOC-700) |
| October 2021 | 3.1 | Added note to state that the f <br> MAX in Resource Utilization and <br> Performance, and Example Design Implementation tables were <br> based on default parameter settings. <br> Updated design example target board to production Titanium |
| Ti60 F225 Development Board and updated Resource Utilization |  |  |
| and Performance, and Example Design Implementation tables. |  |  |
| (DOC-553) |  |  |


[^0]:    (2) Using default parameter settings.
    (2) Using Verilog HDL.

[^1]:    3) Using default parameter settings.
    (4) Using Verilog HDL.
